Please use this identifier to cite or link to this item: https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/2125
Title: Power Efficient Clock Distribuition for Switched Capacitor DC-DC Converters
Authors: Murthy, A S R
T, Sridhar
Keywords: VLSI
Switched capacitor converters
Interconnects
Issue Date: Apr-2018
Publisher: Indonesian Journal of Electrical Engineering and Computer Science
Citation: Vol.10, No.1; pp. 27-36
Abstract: In various VLSI based digital systems, on-chip interconnects have become the system bottleneck in state-of-the-art chips, limiting the performance of high-speed clock distributions and data communication devices in terms of propagation delay and power consumption. Increasing power requirements and power distribution to multi-core architectures is also posing a challenge to power distribution networks in the integrated circuits. Clock distribution networks for the switched capacitor converters becomes a non-trivial task and the increased interconnect lengths cause clock degradation and power dissipation. Therefore, this paper introduce low swing signaling schemes to decrease delay and power consumption. A comparative study presented of low voltage signaling schemes in terms of delay, power consumption and power delay product. Here, we have presented a power efficient signaling topology for driving the clocks to higher interconnect lengths.
URI: http://doi.org/10.11591/ijeecs.v10.i1.pp27-36
http://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/2125
ISSN: 2502-4752
2502-4760
Appears in Collections:Journal Articles

Files in This Item:
File Description SizeFormat 
document.pdf
  Restricted Access
559.86 kBAdobe PDFView/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.