Please use this identifier to cite or link to this item: https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/1355
Title: Design and Analysis of Power and Area Efficient Novel Concurrent Cellular Automation Logic Block Observer BIST Structure
Authors: Dhariwal, Sandeep
Keywords: CAR
CCALBO
MAC
Vedic multiplier
Issue Date: 10-Sep-2020
Publisher: Totem
Abstract: This paper presents a novel architecture named as Concurrent Cellular Automation Logic Block Observer (CCALBO) BIST structure. This technique is a combined result from the designs of CBILBO (Concurrent Built In Logic Block Observer) and CALBO (Cellular Automation Logic Block Observer). Architecture of designing the CCALBO cell and its fault masking probability with inclusion in a combination and sequential CUT has been considered. Vedic Multiplier and Multiply & Accumulate Unit (MAC) are used as circuit under test (CUT). CCALBO-based BIST is compared with most competitive technique CBILBO-based BIST. Major parameters such as power and area have been considered. Compared to CBILBO technique, CCALBO-based BIST has presented significant dynamic power reduction using Vedic multiplier and MAC unit as circuit under test (CUT). It has been observed that area also gets reduced in the novel CCALBO design, because parallel in parallel out (PIPO) registers are used to generate scan chains in test logic. CCALBO-based BIST has been found to achieve fault coverage of 100% in lesser duration as compared to CBILBO. Overall, CCALBO is better over CBILBO in the major aspects of area and low power dissipation and more reliable with respect to testing.
URI: https://doi.org/10.23940/ijpe.20.01.p3.1926
http://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/1355
Appears in Collections:Journal Articles



Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.