Please use this identifier to cite or link to this item:
https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/15847
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Narayanan, S Lakshmi | - |
dc.contributor.author | Korah, Reeba | - |
dc.contributor.author | Swarnalatha, A | - |
dc.date.accessioned | 2024-07-13T11:56:42Z | - |
dc.date.available | 2024-07-13T11:56:42Z | - |
dc.date.issued | 2017 | - |
dc.identifier.citation | Vol. 35, No. 5, pp. 710-717 | en_US |
dc.identifier.issn | 1818-4952 | - |
dc.identifier.uri | https://dx.doi.org/10.5829/idosi.wasj.2017.710.717 | - |
dc.identifier.uri | https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/15847 | - |
dc.description.abstract | Low power design is one of the most emerging paradigms in VLSI industry, since it is much important for hand held portable applications. As modern VLSI design emerges based on nanometer technology, power dissipation has become an important design closure parameter in ultra low submicron digital designs. Moreover, in CMOS logic circuits, the sub-threshold leakage current increases due to reduction in threshold voltage and voltage scaling which is most responsible for leakage power dissipation during standby mode and are increasing dramatically for every technology generation. Nowadays, this static power dissipation becomes a critical factor in low power design due to emergent mobile products. It means, the leakage power dissipation should be a major problem and it’s a vital challenge for VLSI designers. In this paper, a new heuristic approach for clustering the logic gates in conventional CMOS design is proposed. Also, a power-gating scheme with the intention of diminishing leakage in idle mode is presented. The use of clustering will reduce the count of sleep transistor and the power gating helps more leakage savings in CMOS design. The proposed technique is tested on 4:1 multiplexer and 4 bit carry look ahead adder. Design and simulation were done on Tanner Tool 15.1 using CMOS nanometer technology. | en_US |
dc.language.iso | en | en_US |
dc.publisher | World Applied Sciences Journal | en_US |
dc.subject | Leakage Power | en_US |
dc.subject | Power-Gating | en_US |
dc.subject | Sub-threshold Leakage | en_US |
dc.subject | Low power Design | en_US |
dc.title | A Modernistic Gate Clustering Technique to Depreciate Leakage in Cmos Circuits | en_US |
dc.type | Article | en_US |
Appears in Collections: | Journal Articles |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.