Please use this identifier to cite or link to this item: https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/16097
Title: Enhancing The Performance of Wallace Tree Multiplier At 45Nm Node Technology
Authors: Mandeep, M
Harshavardhan Reddy,Boreddy
Gagan, M
Dhariwal, Sandeep
Keywords: Wallace Tree
Compressors
Gdi
Adiabatic
Adders.
Issue Date: 1-May-2024
Publisher: Alliance College of Engineering and Design, Alliance University
Citation: 51p.
Series/Report no.: ECE_G03_2024 [20030141ECE002; 20030141ECE015; 20030141ECE023]
Abstract: Multipliers are crucial components in VLSI circuits, performing the arithmetic operation of multiplication on binary numbers. They find applications in processors, digital signal processors and graphics processing units. The Wallace Tree Multiplier is a crucial component in many digital circuits, especially in high-speed and low power arithmetic units. This paper aims to give a power dissipation comparison between GDI (Gate Diffusion Input) based 4x4 Wallace tree multiplier and Adiabatic 4x4 Wallace tree multiplier. The simulation has been carried out by utilizing the Cadence virtuoso to simulate the proposed WTM design.
URI: https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/16097
Appears in Collections:Dissertations - Alliance College of Engineering & Design

Files in This Item:
File SizeFormat 
ECE_G03_2024.pdf
  Restricted Access
1.87 MBAdobe PDFView/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.