Please use this identifier to cite or link to this item:
https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/16463
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Dhariwal, Sandeep | - |
dc.contributor.author | Thomas, Aby K | - |
dc.contributor.author | Korah, Reeba | - |
dc.contributor.author | Manasi, S | - |
dc.date.accessioned | 2024-08-29T05:41:11Z | - |
dc.date.available | 2024-08-29T05:41:11Z | - |
dc.date.issued | 2024 | - |
dc.identifier.citation | pp. 1-5 | en_US |
dc.identifier.isbn | 9798350362268 | - |
dc.identifier.uri | https://doi.org/10.1109/VLSISATA61709.2024.10560082 | - |
dc.identifier.uri | https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/16463 | - |
dc.description.abstract | This paper presents Gated Vdd and MTCMOS techniques to achieve low power from the simulated static random-access memory (SRAM) cells. These techniques are implemented on 4 T, 5 T and 6 T memory circuits based on CMOS logic. A significant research work is already in progress in the field of electronics embedded with memory with low power technology for system on chip (SoC). One of the most popular memory cells is 6 T SRAM for microprocessor and micro controller architectures for low power applications. This research paper discusses CMOS based SRAM circuits and the parameters considered are power dissipation and delay. Along with 6 T, the other two memory cells (4 T and 5 T) are also simulated with modifications of the low power techniques. Delay and power dissipation are analyzed for the conventional designs and modified designs with low power methodology. Low power techniques like Gated Vdd and MTCMOS (Multi Threshold CMOS), have been instrumental in reducing the power consumption at 45nm node technology. All the designs are simulated and compared to ponder on best outcome. Comparative analysis shows that the MTCMOS based SRAM cells (specially 6 T) represent overall a better choice for reduced power dissipation and delay. © 2024 IEEE. | en_US |
dc.language.iso | en | en_US |
dc.publisher | VLSI SATA 2024 - 4th IEEE International Conference on VLSI Systems, Architecture, Technology and Applications | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | en_US |
dc.subject | Gated Vdd | en_US |
dc.subject | Low Power Techniques | en_US |
dc.subject | Mtcmos | en_US |
dc.subject | Power Dissipation | en_US |
dc.subject | Soc | en_US |
dc.subject | Sram | en_US |
dc.title | Analyzing the Low Power Techniques In Sram Cells At 45Nm Node Technology | en_US |
dc.type | Article | en_US |
Appears in Collections: | Conference Papers |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.