Please use this identifier to cite or link to this item: https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/2113
Title: UCM: A Novel Approach for Delay Optimization
Authors: Sarma, Rajkumar
Cherry, Bhargava
Sandeep, Dhariwal
Shruti, Jain
Keywords: Compressor design
Multiplier
Low power
High speed
Nexys-4 Artix-7 FPGA
Cadence virtuoso
MAC unit
Delay optimization
Issue Date: Apr-2019
Publisher: International Journal of Performability Engineering
Citation: Vol. 15, No. 4; pp. 1190-1198
Abstract: In the era of digital signal processing, such as graphics and computation systems, multiplication is one of the prime operations. A multiplier is a key component in any kind of digital system such as Multiply-Accumulate (MAC) unit, various FFT algorithms, etc. The efficiency of a multiplier is mainly dependent upon the speed of operation and power dissipation of the circuit along with the complexity level of the multiplier. This paper is based on Universal Compressor based Multiplier (UCM), which yields a high-speed operation with comparative power dissipation; hence, the enhanced performance is reported. The novel design of UCM is analyzed using Cadence Spectre tool in 90nm CMOS technology. Finally, the UCM is implemented using Nexys-4 Artix-7 FPGA board. The novel design of UCM has demonstrated significant improvement in terms of delay, which is explored in this paper.
URI: https://doi.org/10.23940/ijpe.19.04.p14.11901198
http://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/2113
ISSN: 2993-8341
0973-1318
Appears in Collections:Journal Articles

Files in This Item:
File Description SizeFormat 
UCM_ A Novel Approach for Delay Optimization.pdf
  Restricted Access
1.04 MBAdobe PDFView/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.