Please use this identifier to cite or link to this item:
https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/2121
Title: | Design and Implementation of a Reversible Logic Circuit and Its Power Analysis Using Conventional CMOS and Adiabatic Logic |
Authors: | Renganayaki, G Korah, Reeba Salivahanan, S |
Keywords: | Diabatic logic ECRL adiabatic Power dissipation Reversible logic Universal reversible gate |
Issue Date: | Jan-2018 |
Publisher: | Journal of Computational and Theoretical Nanoscience |
Citation: | Vol. 15, No. 1; pp. 317-323 |
Abstract: | With the advancements in the recent portable electronic gadgets and their prominent applications in various fields, they are expected to be a longer battery life. This requires the semiconductor integrated circuits to be designed with lower power dissipation. The conventional Boolean logic digital ICs consume significant power. This is mainly due to the circuit's irreversible nature (which causes loss of bits of information during its logical operation) and circuit's incomplete switching. This paper deals the above two parameters and confirm that the power reduction can be achieved by designing a circuit in reversible manner and avoiding the incomplete switching by the use of Adiabatic switching. A New 3 × 3 reversible gate is proposed in this paper. It is proved that the proposed New gate can be used as Universal Reversible Gate. This paper also details the implementation of half adder and full adder circuits with the proposed new reversible gate using the CMOS logic and ECRL adiabatic logic and confirm that ECRL adiabatic logic consume less power compare to CMOS logic. |
URI: | https://doi.org/10.1166/jctn.2018.7090 http://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/2121 |
ISSN: | 1546-1955 1546-1963 |
Appears in Collections: | Journal Articles |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.