Please use this identifier to cite or link to this item: https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/2124
Title: Low Power Driver Receiver Topology with Delay Optimization for On-Chip Bus Interconnects
Authors: T, Sridhar
Murty, A S R
Keywords: Static power
Dynamic power
Global bus interconnect
Driver-receiver
Capacitive driven bus interconnect
Issue Date: 24-Aug-2018
Publisher: International Journal of Engineering & Technology
Citation: Vol. 7, No. 3.29; pp. 180-184
Abstract: Demands on reducing the delay and power on integrated circuits is increasing with the development of more and more low power devices. The technology scaling and the device design manage static power dissipation. However, the dynamic power dissipation and the delays associated with the bus interconnects have to be addressed separately. A low swing driver-receiver circuit for driving and receiving the signals on the global bus interconnects is presented. Also the capacitively driven interconnects are used for the signal transmission and a series coupling capacitor is introduced at an optimized location along the bus. A substantial improvement of 55% in the delay performance is obtained with the driver-receiver and capacitively driven interconnect topology combine for the data transmission bus
URI: https://doi.org/10.14419/ijet.v7i3.29.18554
http://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/2124
ISSN: 2227-524X
Appears in Collections:Journal Articles

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.