Please use this identifier to cite or link to this item:
https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/2172
Title: | Leakage Current Minimization In Footerless Domino Logic Circuits Using Stalk Technique |
Authors: | Narayanan, S Lakshmi Korah, Reeba Swarnalatha, A |
Keywords: | Domino logic circuits Leakage current Power consumption and leakage controlled transistors Stacking |
Issue Date: | 1-Jan-2016 |
Publisher: | Asian Journal of Information Technology |
Citation: | Vol. 15, No. 15; pp. 2578-2583 |
Abstract: | IC technology demands high performance, low power consuming, miniature sized devices. Minimizing the device size drastically increases the power consumption and hence the need for innovative techniques to reduce the power consumption are in the bloom. The approach accorded here is the combined implementation of leakage controlled transistors in the path between power supply and ground and stacking of transistors in the pull down network. The above approach is implemented in Domino logic circuits which are often claimed as leaky circuits. Results show reduction in leakage current, total power consumption with an admissible increase in transistor count and overall delay. © Medwell Journals, 2016. |
URI: | https://docsdrive.com/pdfs/medwelljournals/ajit/2016/2578-2583.pdf http://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/2172 |
ISSN: | 1682-3915 |
Appears in Collections: | Journal Articles |
Files in This Item:
File | Size | Format | |
---|---|---|---|
2578-2583.pdf Restricted Access | 607.32 kB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.