Please use this identifier to cite or link to this item:
https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/2280
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Vijayakumar, S | - |
dc.contributor.author | Jayaprakasan, V | - |
dc.contributor.author | Korah, Reeba | - |
dc.date.accessioned | 2023-12-09T08:56:04Z | - |
dc.date.available | 2023-12-09T08:56:04Z | - |
dc.date.issued | 2018 | - |
dc.identifier.citation | pp. 162-166 | en_US |
dc.identifier.isbn | 9781538634790 | - |
dc.identifier.uri | https://doi.org/10.1109/ICEDSS.2018.8544294 | - |
dc.identifier.uri | http://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/2280 | - |
dc.description.abstract | The Processor cores of all the digital things have CPU with ALU as main block as a fact. Adder is the fundamental arithmetic component which performs considerable work. This article discusses the design, analysis of power optimized and area reduced Carry Skip Adder (CSKA). Area and Power are minimized with the help Hybrid GDI kind of MUX structure in skip logic of CSKA. The proposed one requires 39% low power consumption at the expense of 22% more delay than Transmission Gate (TG) based structure for skip logic. It's area in terms of cell count is negligibly smaller than CMOS MUX. © 2018 IEEE. | en_US |
dc.language.iso | en | en_US |
dc.publisher | 2018 Conference on Emerging Devices and Smart Systems (ICEDSS) | en_US |
dc.subject | ALU | en_US |
dc.subject | Carry Skip Adder | en_US |
dc.subject | CSKA | en_US |
dc.subject | GDI MUX | en_US |
dc.subject | Low Power | en_US |
dc.subject | Skip Logic | en_US |
dc.title | Design and Analysis of Low Power, Area Efficient Skip Logic For Cska Circuit In Arithmetic Unit | en_US |
dc.type | Article | en_US |
Appears in Collections: | Conference Papers |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.