Please use this identifier to cite or link to this item: https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/2311
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKumar, Abhishek-
dc.contributor.authorTripathi, Suman Lata-
dc.contributor.authorDhariwal, Sandeep-
dc.date.accessioned2023-12-09T08:56:06Z-
dc.date.available2023-12-09T08:56:06Z-
dc.date.issued2020-
dc.identifier.citationpp. 312-315en_US
dc.identifier.isbn9780738131443-
dc.identifier.urihttps://doi.org/10.1109/WIECON-ECE52138.2020.9397934-
dc.identifier.urihttp://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/2311-
dc.description.abstractThe Static time analysis (STA) used to verify the timing satisfiability of the sequential digital circuit. The occurrence of data input must synchronize with the active edge of the clock else metastable error results. A dedicated tool required to analyze the timing issue; Primetime by Synopsis. The main goal of this work is to design an STA solver with open-source technology. The methodology of computation has been implemented in Tcl (tool command language) and graphical user interface (GUI) has been implemented with the toolkit (Tk) comprises of an interactive visual component. GUI provides a simple way to interact with the system and make the analysis easy to understand; while existing tool are based on hardware programming language. The user has to provide input as data and clock frequency, GUI returns the positive and negative slack up to 5-clock edges and indicate whether the metastable state error occurs or not. The presented GUI computes the slack (reserve time between and after the required time of clock and arrival time data). A binary executable file of the STA solver verifies the setup and hold timing errors. © 2020 IEEE.en_US
dc.language.isoenen_US
dc.publisher2020 IEEE International Women in Engineering (WIE) Conference on Electrical and Computer Engineering (WIECON-ECE), WIECON-ECE 2020en_US
dc.subjectGUIen_US
dc.subjectHold Timeen_US
dc.subjectMetastable Erroren_US
dc.subjectProcedureen_US
dc.subjectSetup Timeen_US
dc.subjectSTAen_US
dc.subjectTclen_US
dc.subjectTken_US
dc.subjectWidgeten_US
dc.titleStatic Timing Analysis of Sequential Circuit With Guien_US
dc.typeArticleen_US
Appears in Collections:Conference Papers

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.