Please use this identifier to cite or link to this item:
https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/2311
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kumar, Abhishek | - |
dc.contributor.author | Tripathi, Suman Lata | - |
dc.contributor.author | Dhariwal, Sandeep | - |
dc.date.accessioned | 2023-12-09T08:56:06Z | - |
dc.date.available | 2023-12-09T08:56:06Z | - |
dc.date.issued | 2020 | - |
dc.identifier.citation | pp. 312-315 | en_US |
dc.identifier.isbn | 9780738131443 | - |
dc.identifier.uri | https://doi.org/10.1109/WIECON-ECE52138.2020.9397934 | - |
dc.identifier.uri | http://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/2311 | - |
dc.description.abstract | The Static time analysis (STA) used to verify the timing satisfiability of the sequential digital circuit. The occurrence of data input must synchronize with the active edge of the clock else metastable error results. A dedicated tool required to analyze the timing issue; Primetime by Synopsis. The main goal of this work is to design an STA solver with open-source technology. The methodology of computation has been implemented in Tcl (tool command language) and graphical user interface (GUI) has been implemented with the toolkit (Tk) comprises of an interactive visual component. GUI provides a simple way to interact with the system and make the analysis easy to understand; while existing tool are based on hardware programming language. The user has to provide input as data and clock frequency, GUI returns the positive and negative slack up to 5-clock edges and indicate whether the metastable state error occurs or not. The presented GUI computes the slack (reserve time between and after the required time of clock and arrival time data). A binary executable file of the STA solver verifies the setup and hold timing errors. © 2020 IEEE. | en_US |
dc.language.iso | en | en_US |
dc.publisher | 2020 IEEE International Women in Engineering (WIE) Conference on Electrical and Computer Engineering (WIECON-ECE), WIECON-ECE 2020 | en_US |
dc.subject | GUI | en_US |
dc.subject | Hold Time | en_US |
dc.subject | Metastable Error | en_US |
dc.subject | Procedure | en_US |
dc.subject | Setup Time | en_US |
dc.subject | STA | en_US |
dc.subject | Tcl | en_US |
dc.subject | Tk | en_US |
dc.subject | Widget | en_US |
dc.title | Static Timing Analysis of Sequential Circuit With Gui | en_US |
dc.type | Article | en_US |
Appears in Collections: | Conference Papers |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.