Please use this identifier to cite or link to this item: https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/4783
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMusala, Sarada-
dc.contributor.authorGajula, Ramana Murthy-
dc.contributor.authorReddy, S V Raghu Sekhar-
dc.contributor.authorReddy, P Prakash-
dc.date.accessioned2024-01-11T04:14:36Z-
dc.date.available2024-01-11T04:14:36Z-
dc.date.issued2023-08-14-
dc.identifier.issn1573-7721-
dc.identifier.issn1380-7501-
dc.identifier.urihttps://doi.org/10.1007/s11042-023-16403-9-
dc.identifier.urihttp://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/4783-
dc.description.abstractTernary logic has an advantage over conventional binary logic since it uses less power and promises to take up less space on chips and in interconnects. When ternary logic is used to design multiplier circuits, they exhibit good efficiency. A device known as a carbon nanotube field-effect transistor (CNTFET) offers more benefits than a MOSFET, including low off-current characteristics like low power and good performance. In this paper, a new 1-trit multiplier design is suggested along with a comparison of four 1-trit multiplier ideas based on CNTFETs. Power, latency, PDP, and the number of transistors is compared. Power, speed, and PDP are all improved by the suggested 1-trit multiplier. There are fewer transistors required. The Cadence Virtuoso Tool simulates each of these circuits using CNTFET 32 nm technology.en_US
dc.language.isoenen_US
dc.publisherMultimedia Tools and Applicationsen_US
dc.subjectCNTFETSen_US
dc.subjectTernary multiplexeren_US
dc.subjectHybrid designen_US
dc.subjectTernary decoderen_US
dc.titleHigh-Speed Low Power Energy Efficient 1- Trit Multiplier with Less Number of Cntfetsen_US
dc.typeArticleen_US
Appears in Collections:Journal Articles

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.