Please use this identifier to cite or link to this item: https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/4793
Title: Low Power Full Adders based on Proposed Hybrid and GDI Designs: A Novel Approach
Authors: Anand, Anubhav
Singh, Satyam
Dhariwal, Sandeep
Korah, Reeba
Kumar, Gaurav
Keywords: Full adder (FA)
Transmission gate
Pass transistor
GDI
Low transistor count
ALU
Hybrid
Issue Date: Mar-2023
Publisher: International Journal of Performability Engineering
Abstract: This research article provides proposed designs of hybrid and GDI-based full adders with better performance parameters, such as power dissipation, propagation delay, and power delay product. Performance analysis of the existing designs and proposed designs are carried out for one-bit full adder using industry standard Cadence tool, Virtuoso at 45nm with a 1V supply. Based on the survey of performance, the best existing full adder designs are taken into consideration. These existing designs are based on GDI and hybrid techniques. The simulation results show that the proposed design performs better in terms of power dissipation and delay. The GDI-based proposed full adder exhibits less power dissipation compared to the existing GDI full adder. On the other hand, the hybrid-based proposed full adder also exhibits less power dissipation compared to the existing hybrid full adder. Among these two proposed techniques, the hybrid technique is much better in terms of power consumption, and the delay is less compared to existing designs. Therefore, these proposed designs can be considered for power efficient ALUs and processors.
URI: https://doi.org/10.23940/ijpe.23.03.p2.167174
http://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/4793
ISSN: 2993-8341
0973-1318
Appears in Collections:Journal Articles

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.