Please use this identifier to cite or link to this item: https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/7129
Title: Design and Implementation of 12 Bit Pipeline Analog to Digital Converter
Authors: Pooja Patel
Anshul Soni
Issue Date: 2017
Publisher: Science Technology and Management Journal of Aisect University
Abstract: The Power dissipation and chip area of analog and mixed-signal circuits emerged has as a critical design constriction in today's VLSI design systems. This paper presents a multilevel design optimization for reducing the power dissipation and high sampling rates of a pipelined analog-to-digital converter. A 12 b 75-Msample/s analog-to-digital converter has been fabricated in a0.18-um CMOS technology. The converter uses pipelined seven stages and implements 2 hit per stage architecture. It is a fully differential analog circuit with a full-scale sinusoidal input at 20 MHz. It dissipates 3.5mW.
URI: http://gnanaganga.inflibnet.ac.in:8080/jspui/handle/123456789/7129
Appears in Collections:Articles to be qced

Files in This Item:
File SizeFormat 
Design and Implementation of 12 bit Pipeline Analog.pdf
  Restricted Access
2.15 MBAdobe PDFView/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.