Please use this identifier to cite or link to this item:
https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/16415
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Shreyas, P | - |
dc.contributor.author | Bharath, R | - |
dc.contributor.author | Shankar, J | - |
dc.contributor.author | Itapu, Srikanth | - |
dc.contributor.author | Muniraj, Inbarasan | - |
dc.date.accessioned | 2024-07-24T09:22:47Z | - |
dc.date.available | 2024-07-24T09:22:47Z | - |
dc.date.issued | 2024-05-01 | - |
dc.identifier.citation | 48p. | en_US |
dc.identifier.uri | https://gnanaganga.inflibnet.ac.in:8443/jspui/handle/123456789/16415 | - |
dc.description.abstract | The oxide thickness in CMOS technology has become increasingly challenging due to the rising demand for SRAM, particularly in System On-Chip applications. Leakage power significantly impacts the chip design process, along with considerations for SRAM speed and power consumption. Bias temperature instability (BTI) is a major reliability issue that affects the performance of both current and future semiconductor devices. This project provides a detailed analysis of the BTI impact on the time dependent degradation of FinFET-based SRAM cells. The SRAM cell designed in this study features single-ended write and read operations, which help to reduce overall power dissipation. Verification of the design was performed using Tanner EDA tools at the 18nm technology node, with power estimates comparable to those of a standard 6T SRAM block. The schematic was created using S-Edit, netlist simulation was carried out with T-Spice, and waveforms were observed in W-Edit. Notably, while previous technology utilized a 4x4 array, this design incorporates an 8x8 array, improving the performance and capacity of the SRAM cell. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Alliance College of Engineering and Design, Alliance University | en_US |
dc.relation.ispartofseries | ECE_G02_2024 [20030141ECE025; 20030141ECE026; 20030141ECE028]; | - |
dc.subject | Sram | en_US |
dc.subject | Sense Amplifier | en_US |
dc.subject | Pre-Charge Circuit | en_US |
dc.subject | Row Decoder | en_US |
dc.subject | Column Decoder | en_US |
dc.subject | Area | en_US |
dc.subject | Power Consumption And Delay | en_US |
dc.title | Parametric Analysis On Reliability and Degradation of 18Nm Finfet Sram | en_US |
dc.type | Other | en_US |
Appears in Collections: | Dissertations - Alliance College of Engineering & Design |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ECE_G02_2024.pdf Restricted Access | 4.36 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.